summaryrefslogtreecommitdiff
path: root/config/submodule/coreboot/default/libgfxinit/patches/0001-g45-hw-gfx-gma-plls.adb-Make-reference-clock-frequen.patch
blob: 2d248941b549362b83440e7163291d8dfc44c893 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
From ba078864500de99c26b6ea7e3fdcef19bca582a7 Mon Sep 17 00:00:00 2001
From: Nicholas Chin <nic.c3.14@gmail.com>
Date: Mon, 20 May 2024 10:10:03 -0600
Subject: [PATCH 1/1] g45/hw-gfx-gma-plls.adb: Make reference clock frequency
 configurable

Instead of assuming a 96 MHz reference clock frequency, use the value
specified by the new INTEL_GMA_DPLL_REF_FREQ Kconfig. This defaults to
96 MHz to preserve the existing behavior. An example of where this is
needed is the DPLL_REF_SSCLK input, which will typically be 100 MHz
to support LVDS spread spectrum clocking.

Signed-off-by: Nicholas Chin <nic.c3.14@gmail.com>
---
 common/g45/hw-gfx-gma-plls.adb | 4 +++-
 1 file changed, 3 insertions(+), 1 deletion(-)

diff --git a/common/g45/hw-gfx-gma-plls.adb b/common/g45/hw-gfx-gma-plls.adb
index 67242f2..5e970d7 100644
--- a/common/g45/hw-gfx-gma-plls.adb
+++ b/common/g45/hw-gfx-gma-plls.adb
@@ -12,6 +12,8 @@
 -- GNU General Public License for more details.
 --
 
+with CB.Config;
+
 with HW.Time;
 with HW.GFX.GMA.Config;
 with HW.GFX.GMA.Registers;
@@ -460,7 +462,7 @@ is
               (Display           => Port_Cfg.Display,
                Target_Dotclock   => Target_Clock,
                -- should be, but doesn't has to be always the same:
-               Reference_Clock   => 96_000_000,
+               Reference_Clock   => CB.Config.INTEL_GMA_DPLL_REF_FREQ,
                Best_Clock        => Clk,
                Valid             => Success);
          else
-- 
2.39.2